MC100H642FNG Datasheets | Clock/Timing ICs 68030, 68040 MPUs Clock/Frequency Generator, Fanout Buffer (Distribution), Multiplexer IC 100MHz 1 Output 28-PLCC (11.51x11.51)
By apogeeweb,
MC100H642FNG, MC100H642FNG Datasheet,MC100H642FNG PDF,onsemi
Descriptions
68030/040 PECL to TTL Clock Driver PLCC:Allied Electronics & Automation
; Logic Type:PECL to TTL Clock Driver; Logic Family:100H; Supply Voltage Min:4.75V; Supply Voltage Max:5.25V; Termination Type:SMD; Package/Case:28-PLCC; No. of Pins:28; Operating Temperature Range:0°C to +85°C ;RoHS Compliant: Yes:Newark
The MC10H/100H642 generates the necessary clocks for the 68030 68040 and similar microprocessors. It is guaranteed to meet the clock specifications required by the 68030 and 68040 in terms of part-to-part skew within-part skew and also duty cycle skew. The user has a choice of using either TTL or PECL (ECL referenced to +5.0V) for the input clock. TTL clocks are typically used in present MPU systems. However as clock speeds increase to 50MHz and beyond the inherent superiority of ECL (particularly differential ECL) as a means of clock signal distribution becomes increasingly evident. The H642 also uses differential PECL internally to achieve its superior skew characteristic. The H642 includes divide-by-two and divide-by-four stages both to achieve the necessary duty cycle skew and to generate MPU clocks as required. A typical 50MHz processor application would use an input clock running at 100MHz thus obtaining output clocks at 50MHz and 25MHz (see Logic Diagram). The 10H version is compatible with MECL 10H ECL logic levels while the 100H version is compatible with 100K levels (referenced to +5.0V).:North Star Micro