ADSP-BF561SKBZ500 Datasheets | DSP (Digital Signal Processors) IC DSP 32BIT 500MHZ 297BGA
By apogeeweb,
ADSP-BF561SKBZ500, ADSP-BF561SKBZ500 Datasheet,ADSP-BF561SKBZ500 PDF,Analog Devices Inc.
Descriptions
DSP Fixed-Point 16bit 500MHz 500MIPS 297-Pin BGA Tray:Chip One Stop Japan
Digital Signal Processor IC; Series:ADSP-BF561; DSP Type:Core; MMAC:2400; Memory Size, RAM:328KB; Cache Memory On Chip L1/L2:328KB; External Memory Supported:32-bit; Interface:SPI, UART; Supply Voltage Min:0.8V ;RoHS Compliant: Yes:Newark
DSP, 16BIT, BLACKFIN PROC, 297PBGA; Series:Blackfin; Operating Temperature Range:0°C to +70°C; No. of Pins:297; Cache on Chip L1/L2 Memory:48KB; Core Frequency Typ:500MHz; DSP Type:Fixed Point; Interface Type:SPI, UART; MMAC:2400; Package / Case:PBGA; RAM Memory Size:328KB; Supply Voltage Max:1.375V; Supply Voltage Min:0.8V; Termination Type:SMD:element14 APAC
The Blackfin® Processor family expands the performance envelope with the ADSP-BF561. With two high performance Blackfin Processor cores, flexible cache architecture, enhanced DMA subsystem, and Dynamic Power Management (DPM) functionality, the ADSP-BF561 can support complex control and signal processing tasks while maintaining extremely high data throughput. The ADSP-BF561 is a functional extension of the popular Blackfin Processor family and is ideally suited for a broad range of industrial, instrumentation, medical, and consumer appliance applications—allowing for scalability based upon the required data bandwidth and mix of control, plus signal processing needed in the end product. High-Level of Integration 328 KBytes of on-chip memory configured as: 32 KBytes of L1 instruction memory SRAM/Cache per core 64 KBytes of L1 data memory SRAM/Cache per core 4 KBytes of L1 scratchpad memory per core 128 KBytes of low-latency shared L2 memory 32-bit Memory Controller providing glueless connection to multiple banks of SDRAM, SRAM, Flash or ROM. Two Parallel Peripheral Interfaces Units supporting ITU-R 656 video data formats. Two dual-channel, full-duplex, synchronous serial ports supporting eight stereo I2S channels. Dual 16 Channel DMA Controllers, supporting one and two-dimension transfers. SPI-compatible Port. UART with support for IrDA®. 12 timer/counters supporting PWM, pulsewidth and event count modes. 48 Programmable Flags/General Purpose I/O. Event Handler. Dual Watchdog timers. PLL capable of 1x to 63x frequency multiplication. 256-ball Mini-BGA and 297-ball Sparse PBGA packages.:Analog Devices