Buffer, Non-Inverting 2 Element 1 Bit per Element 3-State Output SM8 (SSOP)
The SN74LVC2G241DCTR is a dual Buffer/Line Driver designed for 1.65 to 5.5V VCC operation. This device is designed specifically to improve both the performance and density of 3-state memory-address drivers, clock drivers and bus-oriented receivers and transmitters. This device is organized as two 1-bit line drivers with separate output-enable (1OE, 2OE) inputs. When 1OE is low and 2OE is high, the device passes data from the A inputs to the Y outputs. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor and OE should be tied to GND through a pull-down resistor and the minimum value of the resistor is determined by the current-sinking or the current-sourcing capability of the driver. This device is fully specified for partial-power-down applications using IOFF. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
The SN74LVC2G241DCUR is a dual Buffer/Line Driver designed for 1.65 to 5.5V VCC operation. This device is designed specifically to improve both the performance and density of 3-state memory-address drivers, clock drivers and bus-oriented receivers and transmitters. This device is organized as two 1-bit line drivers with separate output-enable (1OE, 2OE) inputs. When 1OE is low and 2OE is high, the device passes data from the A inputs to the Y outputs. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor and OE should be tied to GND through a pull-down resistor and the minimum value of the resistor is determined by the current-sinking or the current-sourcing capability of the driver. This device is fully specified for partial-power-down applications using IOFF. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.