Home  SN74ALVCH32973KR  SN74ALVCH32973KR VS 74ALVCH32973ZKER

74ALVCH32973ZKER vs SN74ALVCH32973KR Comparison

  • Hide Shared Attributes
    74ALVCH32973ZKER
    74ALVCH32973ZKER
    SN74ALVCH32973KR
    SN74ALVCH32973KR
  • Part No.
    74ALVCH32973ZKER
    SN74ALVCH32973KR
  • Description
    16Bit Bus Transceiver and Transparent D-Type Latch with 8Independent Buffers 96-LFBGA -40℃ to 85℃
    16Bit Bus Transceiver and Transparent D-Type Latch with 8Independent Buffers 96-LFBGA -40℃ to 85℃
  • Manufacturer
    N/A
    N/A
  • Classification
    Logic ICs
    Logic ICs
  • Reference Price(USD)
    $2.194
    $2.079
  • Inventory(pcs)
    0
    0
  • Case/Package
    BGA-96
    BGA-96
  • Number of Pins
    96
    96
  • Number of Bits
    16
    16
  • Number of Channels
    16
    16
  • Propagation Delay Max (tpd)
    3.00 ns
    3.00 ns
  • Number of Positions
    96
    96
  • Number of Circuits
    2
    2
  • Supply Voltage (DC)
    1.65V ~ 3.60V
    1.65V ~ 3.60V
  • ECCN Code
    EAR99
    EAR99
  • HK STC License
    -
    NLR
  • Output Current Drive
    -1.00 mA
    -1.00 mA
  • Static Current
    60.0 µA
    60.0 µA
  • Number of Outputs
    40
    40
  • Operating Temperature
    -40℃ ~ 85℃
    -40℃ ~ 85℃ (TA)
  • Size-Length
    13.5 mm
    -
  • Size-Width
    5.5 mm
    -
  • Size-Height
    0.95 mm
    0.95 mm
  • Mounting Style
    Surface Mount
    Surface Mount
  • Packaging
    Tape & Reel (TR)
    Tape & Reel (TR)
  • Lead-Free Status
    Lead Free
    Contains Lead
  • RoHS
    RoHS Compliant
    Non-Compliant
  • Product Lifecycle Status
    Active
    Active
  • Supply Voltage (Max)
    3.6 V
    3.6 V
  • Operating Temperature (Min)
    -40 ℃
    -40 ℃
  • Supply Voltage (Min)
    1.65 V
    1.65 V
  • REACH SVHC Compliance Edition
    2015/06/15
    2015/06/15
  • Industrial-Spec
    Yes
    -
  • Supply Voltage
    1.65V ~ 3.6V
    1.65V ~ 3.6V
  • Operating Temperature (Max)
    85 ℃
    85 ℃
  • Overview
    74ALVCH32973ZKER Product overview

    The 74ALVCH32973ZKER is a 16-bit Bus Transceiver and Transparent D-type Latch with eight independent buffers and designed for 1.65 to 3.6V VCC operation. When the latch-enable input is high, the Q outputs follow the data (A) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the A inputs. The latch output-enable (LOE)\ input can be used to place the nine Q outputs in either a normal logic state or the high-impedance state. In the high-impedance state, the Q outputs neither drive nor load the bus lines significantly. LOE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the Q outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, LOE\ and TOE\ should be tied to VCC through pull-up resistors, the minimum values of the resistors are determined by the current-sinking capability of the drivers. The A and B I/Os and D inputs have bus-hold circuitry.

    .
    Bus hold on data inputs eliminates the need for external pull-up/pull-down resistors
    .
    Latch-up performance exceeds 250mA per JESD 17
    .
    ESD protection exceeds JESD 22
    .
    Green product and no Sib/Br
    View all
    SN74ALVCH32973KR Product overview

    This device contains eight independent noninverting buffers and a 16-bit noninverting bus transceiver and D-type latch, designed for 1.65-V to 3.6-V VCC operation. The SN74ALVCH32973 is particularly suitable for demultiplexing an address/data bus into a dedicated address bus and dedicated data bus. The device is used where there is asynchronous bidirectional communication between the A and B data bus, and the address signals are latched and buffered on the Q bus. The control-function implementation minimizes external timing requirements. This device can be used as one 8-bit buffer, two 8-bit transceivers, and two 8-bit latches or one 8-bit buffer, one 16-bit transceiver, and one 16-bit latch. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The transceiver output-enable (TOE)\ input can be used to disable the transceivers so that the A and B buses effectively are isolated. When the latch-enable (LE) input is high, the Q outputs follow the data (A) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the A inputs. The latch output-enable (LOE)\ input can be used to place the nine Q outputs in either a normal logic state (high or low logic level) or the high-impedance state. In the high-impedance state, the Q outputs neither drive nor load the bus lines significantly. LOE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the Q outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, LOE\ and TOE\ should be tied to VCC through pullup resistors; the minimum values of the resistors are determined by the current-sinking capability of the drivers. The eight independent noninverting buffers perform the Boolean function Y = D, and are independent of the state of DIR, TOE\, LE, and LOE\\\\. The A and B I/Os, and D inputs have bus-hold circuitry. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

    View all

SN74ALVCH32973KR Alternative Parts

Image Part Compare Manufacturer Category Description
Image:SN74ALVCH32973KR Mfr.Part#:SN74ALVCH32973KR Compare: Current Part Manufacturers:N/A Category:Logic ICs Description:16bit bus transceiver and transparent d-type latch with 8independent buffers 96-lfbga -40℃ to 85℃
Image:74ALVCH32973ZKER Mfr.Part#:74ALVCH32973ZKER Compare: SN74ALVCH32973KR VS 74ALVCH32973ZKER Manufacturers:N/A Category:Logic ICs Description:16bit bus transceiver and transparent d-type latch with 8independent buffers 96-lfbga -40℃ to 85℃